Formal Verification: An Essential Toolkit for Modern VLSI Design
Document Type
Citation
Publication Date
2015
Abstract
Formal Verification: An Essential Toolkit for Modern VLSI Design presents practical approaches for design and validation, with hands-on advice to help working engineers integrate these techniques into their work. Formal Verification (FV) enables a designer to directly analyze and mathematically explore the quality or other aspects of a Register Transfer Level (RTL) design without using simulations. This can reduce time spent validating designs and more quickly reach a final design for manufacturing. Building on a basic knowledge of SystemVerilog, this book demystifies FV and presents the practical applications that are bringing it into mainstream design and validation processes at Intel and other companies. After reading this book, readers will be prepared to introduce FV in their organization and effectively deploy FV techniques to increase design and validation productivity.
Locate the Document
Persistent Identifier
http://archives.pdx.edu/ds/psu/19321
Citation Details
Erik Seligman, Tom Schubert, and M V Achutha Kiran Kumar. Formal Verification: An Essential Toolkit for Modern VLSI Design. Morgan Kaufmann, 1 edition, 2015.